x86 Instruction Set Reference
CVTDQ2PD
Convert Packed Doubleword Integers to Packed Double-Precision Floating-Point Values
| Opcode | Mnemonic | Description |
|---|---|---|
F3 0F E6 |
CVTDQ2PD xmm1, xmm2/m64 |
Convert two packed signed doubleword integers from xmm2/m128 to two packed double-precision floating-point values in xmm1. |
| Description |
|---|
|
Converts two packed signed doubleword integers in the source operand (second operand) to two packed double-precision floating-point values in the destination operand (first operand). The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. When the source operand is an XMM register, the packed integers are located in the low quadword of the register. |
| Operation |
|---|
Destination[0..63] = ConvertIntegerToDouble(Source[0..31]); Destination[64..127] = ConvertIntegerToDouble(Source[32..63]); |
| SIMD Floating-Point Exceptions |
|---|
| None. |
| Protected Mode Exceptions | ||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
| Real-Address Mode Exceptions | ||||||
|---|---|---|---|---|---|---|
|
| Virtual-8086 Mode Exceptions | ||||
|---|---|---|---|---|
Same exceptions as in Real Address Mode
|
| Instruction | Latency | Throughput | Execution Unit |
|---|---|---|---|
CPUID | 0F3n/0F2n/069n | 0F3n/0F2n/069n | 0F2n |
CVTDQ2PD xmm, xmm | 8/8/4 | 3/3/4 | FP_ADD MMX_SHFT |