x86 Instruction Set Reference
MULSD
Multiply Scalar Double-Precision Floating-Point Values
| Opcode | Mnemonic | Description |
|---|---|---|
F2 0F 59 /r |
MULSD xmm1, xmm2/m64 |
Multiply the low double-precision floating-point value in xmm2/mem64 by low double-precision floating-point value in xmm1. |
| Description |
|---|
|
Multiplies the low double-precision floating-point value in the source operand (second operand) by the low double-precision floating-point value in the destination operand (first operand), and stores the double-precision floating-point result in the destination operand. The source operand can be an XMM register or a 64-bit memory location. The destination operand is an XMM register. The high quadword of the destination operand remains unchanged. See Figure 11-4 in the IA-32 Intel Architecture Software Developer's Manual, Volume 1 for an illustration of a scalar double-precision floating-point operation. |
| Operation |
|---|
Destination[0..63] = Destination[0..63] * xmm2/m64[0..63]; //Destination[64..127] remains unchanged |
| SIMD Floating-Point Exceptions |
|---|
| Overflow, Underflow, Invalid, Precision, Denormal. |
| Protected Mode Exceptions | ||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
| Real-Address Mode Exceptions | ||||||||
|---|---|---|---|---|---|---|---|---|
|
| Virtual-8086 Mode Exceptions | ||||
|---|---|---|---|---|
Same exceptions as in Real Address Mode
|
| Instruction | Latency | Throughput | Execution Unit |
|---|---|---|---|
CPUID | 0F3n/0F2n | 0F3n/0F2n | 0F2n |
MULSD xmm, xmm | 7/6 | 2/2 | FP_MUL |