x86 Instruction Set Reference
ANDNPS
Bitwise Logical AND NOT of Packed Single-Precision Floating-Point Values
| Opcode | Mnemonic | Description |
|---|---|---|
0F 55 /r |
ANDNPS xmm1, xmm2/m128 |
Bitwise logical AND NOT of xmm2/m128 and xmm1. |
| Description |
|---|
|
Inverts the bits of the four packed single-precision floating-point values in the destination operand (first operand), performs a bitwise logical AND of the four packed single-precision floating-point values in the source operand (second operand) and the temporary inverted result, and stores the result in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register. |
| Operation |
|---|
Destination[0..127] = ~Destination[0..127] & Source[0..127]; |
| SIMD Floating-Point Exceptions |
|---|
| None. |
| Protected Mode Exceptions | ||||||||||
|---|---|---|---|---|---|---|---|---|---|---|
|
| Real-Address Mode Exceptions | ||||||
|---|---|---|---|---|---|---|
|
| Virtual-8086 Mode Exceptions | ||
|---|---|---|
Same exceptions as in Real Address Mode
|
| Instruction | Latency | Throughput | Execution Unit |
|---|---|---|---|
CPUID | 0F3n/0F2n/069n | 0F3n/0F2n/069n | 0F2n |
ANDNPS xmm, xmm | 4/4/2 | 2/2/2 | MMX_ALU |